Si9241 **Siliconix** ## **Single-Ended Bus Driver** #### **Features** #### • Single-Ended Transceiver - Survives Shorts and Transients on Automotive Bus ISO Diagnosis Bus - Wide Power Supply Voltage Range - ISO 9141 Compatible - Open Drain Fault Output #### **Benefits** - Single-Wire Multiplexer Interface #### **Applications** - Automobiles - Trucks - Tractors #### **Description** The Si9241 is a monolithic bus driver designed to provide bidirectional serial communication in automotive diagnostic applications. The device incorporates protection overvoltages and short circuits to GND or V<sub>B</sub>. The transceiver pin is protected and can be driven beyond the V<sub>B</sub> voltage. A fault output provides an active low in case of a short circuit or an open load. In the event of an over temperature condition, the output is immediately switched off and a fault indicated. This condition can only be reset once the over temperature condition is removed, and $\overline{CS}$ is toggled high. For bi-directional communication, $\overline{\text{CS}}$ must be High for "receive" and Low for "transmit". If $\overline{CS}$ is Low, while IC is receiving data, an incorrect fault signal will occur. To inhibit the open load and short detect, tie $\overline{CS}$ and Tx together. The Si9241 is built on the Siliconix BiC/DMOS process. An epitaxial layer prevents latchup. The RX output is capable of driving CMOS or $1 \times LSTTL$ load. The Si9241 is available in a space efficient 8-pin SO package. It operates reliably over the automotive temperature range (-40 to 125°C). #### **Pin Configurations and Functional Block Diagram** P-39966—Rev. D (05/08/95) Si9241 Siliconix ## **Output Table and State Diagrams** | Inputs | | State<br>Variable | | | | Outpu<br>Table | | | | |----------------------------------------------|----|-------------------|---|---|----|----------------|-------|---------------|--| | CS | TX | A | В | C | RX | K | FAULT | Comments | | | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | x | X | 0 | 1 | 1 | K | HiZ | 0 | Over Temp | | | 0 | X | 1 | 0 | 1 | K | HiZ | 0 | Short Circuit | | | 0 | х | 1 | 1 | 0 | K | HiZ | 0 | Open Circuit | | | 1 | X | 1 | 1 | 1 | 0 | 0 | 1 | Receive Mode | | | 1 | X | 1 | 1 | 1 | 1 | 1 | 1 | | | | X = "1" or "0"<br>HiZ = High Impedance State | | | | | | | | | | Note: Over Temp is a condition and not meant to be a logic signal. ## **Absolute Maximum Ratings** | Voltage Referenced to Ground | |-----------------------------------------------------| | $Voltage \ On \ V_{BAT} \dots \qquad \qquad 45 \ V$ | | Voltage K $-16$ to $V_{BAT}$ + 1 V | | Voltage or Max. Current On Any Pin | | (Except $V_{BAT}$ , K) | | Voltage on V <sub>DD</sub> 7 | V | |----------------------------------------------------------------|----| | Short Circuit Duration (to V <sub>BAT</sub> or GND) Continuous | us | | Operating Temperature (T <sub>A</sub> )40 to 125° | C | | Junction and Storage Temperature55 to 150° | C | | Thermal Resistance $\Theta_{\mathrm{IA}}$ | w | ## **Specifications** | | | Test Conditions<br>Unless Otherwise Specified | | <b>Limits</b> E Suffix: -40 to 125°C | | | | | | | | |-----------------------------------|------------------|---------------------------------------------------------------------------------------------|-------|--------------------------------------|------------------|-----------------------|------|--|--|--|--| | Parameter | Symbol | $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{BAT} = 7.25 \text{ to } 35 \text{ V}$ | Tempa | Min <sup>b</sup> | Typ <sup>c</sup> | Max <sup>b</sup> | Unit | | | | | | Transmitter and Logic Levels | | | | | | | | | | | | | CS, TX Input Low Voltage | $V_{\rm ILT}$ | | Full | | | 1.5 | | | | | | | CS, TX Input High Voltage | $V_{IHT}$ | | Full | 3.5 | | | | | | | | | K Output Low Voltage | V <sub>OLK</sub> | $R_L = 510 \Omega, C_L = 10 \text{ nF}$<br>$V_{BAT} = 35 \text{ V}, V_{DD} = 4.5 \text{ V}$ | Full | | | 4.9 | V | | | | | | | | | Full | | | $0.2\mathrm{V_{BAT}}$ | | | | | | | K Output High Voltage | V <sub>OHK</sub> | $R_L = 510 \Omega, C_L = 10 \text{ nF}$<br>See Test Circuit | Full | 0.91<br>V <sub>BAT</sub> | | | | | | | | | K Rise, Fall Times | $t_r, t_f$ | | Full | | | 9.6 | μs | | | | | | K Output Sink Resistance | Rsi | $\overline{\text{CS}} = 0 \text{ V}, \text{TX} = 0 \text{ V}$ | Full | | | 110 | Ω | | | | | | K Output Capacitance <sup>d</sup> | CO | $\overline{\text{CS}} = 0 \text{ V}$ | Full | | | 20 | пE | | | | | | TX Input Capacitance <sup>d</sup> | C <sub>INT</sub> | | Full | | | 10 | pF | | | | | | CS, TX Input Current | $I_{INT}$ | $V_{DD} = 5.5 \text{ V}, V_{INT} = 1.5 \text{ V}, 3.5 \text{ V}$ | Full | -60 | | -4 | μΑ | | | | | P-39966—Rev. D (05/08/95) Si9241 **Siliconix** ## **Specifications** | | | Te<br>Unless ( | | <b>Limits</b><br>E Suffix: -40 to 125°C | | | | | |----------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------|--------------------------|--------------------------|------------------|-----------| | Parameter | Symbol | <b>mbol</b> $V_{DD} = 4.5 \text{ to } 5.5 \text{ V}, V_{BAT} = 7.25 \text{ to } 35 \text{ V}$ | | | Min <sup>b</sup> | Typ <sup>c</sup> | Max <sup>b</sup> | Unit | | Receiver | | | | | | | | | | K Input Low Voltage | V <sub>ILK</sub> | | Full | | 0.4<br>V <sub>BAT</sub> | 0.33<br>V <sub>BAT</sub> | | | | K Input High Voltage | V <sub>IHK</sub> | | | Full | 0.70<br>V <sub>BAT</sub> | 0.6<br>V <sub>BAT</sub> | | | | K Input Hysteresis <sup>d</sup> | $V_{HYS}$ | | | Full | $0.1~\mathrm{V_{BAT}}$ | | | V | | RX Output Low Voltage | V <sub>OLR</sub> | | $V_{ILK} = 0.33 V_{BAT}$<br>$I_{OLR} = 1 \text{ mA}$ | Full | | | 0.4 | | | RX High Voltage | V <sub>OHR</sub> | $\overline{\text{CS}} = 4 \text{ V}$ | $V_{IHK} = 0.70 V_{BAT}$<br>$I_{OHR} = -40 \mu A$ | Full | 4.0 | | | | | K Input Currents | $I_{IHK}$ | | $V_{IHK} = V_{BAT}$ | Full | 1.5 | | 20 | μΑ | | Supplies | | | | | | | | | | Bat Supply Current | $I_{BAT}$ | $\overline{\text{CS}}$ , TX = 1.5 V, K Open | | | | 2.7 | 5.0 | mA | | Logic Supply Current | $I_{\mathrm{DD}}$ | CS, 12 | Full | | 1 | 3.0 | IIIA | | | Miscellaneous | | | | | | | | | | Baud Rate | BR | $R_{L} = 510 \Omega, C_{L} = 10 \text{nF}$ | | Full | 10.4 | | | k<br>Baud | | Fault Output Low Voltage | $V_{OLF}$ | $\overline{\text{CS}} = \text{T}_{\text{X}} = 0\text{V}, \text{K} = \text{V}_{\text{B}}, \text{I}_{\text{OLF}} = 1 \text{ mA}$ | | Full | | | 0.4 | V | | CS Minimum Pulse Width <sup>d, e</sup> | t <sub>cs</sub> | | | Full | 1.0 | | | μS | - Room = 25°C, Cold and Hot = as determined by the operating temperature suffix. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. - Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. - Guaranteed by design, not subject to production test. Minimum pulse width to reset a fault condition. # **Test Circuit (Transmit Only)** Si9241 Siliconix # Application P-39966—Rev. D (05/08/95)